# SIGNETICS MICROCONTROLLER 8X300 8X300 Figure 1. CPU Architecture and PIN Designations For 8X300 Microcontroller ### **ARCHITECTURAL OVERVIEW** The Signetics 8X300 Microcontroller (Figure 1) is a highspeed bipolar microprocessor implemented with low-power Schottky technology. The 8X300 brings together all the qualities needed-SPEED, FLEXIBILITY, and ECONOMYfor systems design in the many areas that require reliable bit stream management. Consider!-5V operation, TTL bus compatibility, and an on-chip clock—the result, a system with fewer parts. Consider!—the inherent power of LSI logic (programmable Rotate, Mask, Shift, and Merge functions in the data-processing path) and the ability to Fetch, Decode, and Execute a 16-bit instruction in a minimum of 250nanoseconds-the result, a system with superior bit handling capabilities. Consider!—the 250ns cycle time in conjunction with extended microcode—the result, the flexibility of bit-slice devices with the programming ease of MOS microprocessors. Now, consider the results!-a device tailored to bit-stream management in the areas of Industrial Control, Input/Output Control, and Data Communications. The 8X300 uses three separate buses—one for 13-bit instruction addresses, one for 16-bit instructions, and a bidirectional 8-bit input/output data bus; except for the I/O bus, there are no time multiplexing of functions. ### PIN CONFIGURATION #### **FEATURES** - Fetch, Decode, and Execute a 16-bit instruction in a minimum of 250-nanoseconds (one machine cycle) - Bit-oriented instruction set (addressable single-ormultiple bit subfields) - Separate address, instruction, and I/O buses - Source/destination architecture - On-Chip oscillator and timing generation - Eight 8-bit working registers - TTL inputs and outputs - BiPolar Low-Power Schottky technology - 3-State I/O bus - Single +5V supply ## ORDERING INFORMATION Commercial Order number: N8X300I Packaging information: Refer to Signetics price list Supply voltage: 5V ( $\pm$ 5%) Operating temperature range: 0°C to +70°C ### **Military** Order number: S8X300-1 Packaging information: Refer to Signetics price list Supply voltage: 5V ( $\pm$ 5%) Operating temperature range: -40°C to +100°C Order number: S8X300-2 Packaging information: Refer to Signetics price list Supply voltage: 5V ( $\pm$ 10%) Operating temperature range: -20°C to +100°C | PIN NO. | IDENTIFIER | NAME AND FUNCTION | ACTIVE STATE | |----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | 2-9/45-49 | A0-A12 | Program Address Lines: These outputs permit direct addressing of up to 8192 words of program storage. A high voltage level equals a binary "1"; A12 is Least Significant Bit. | High | | 13-28 | 10-115 | Instruction Lines: These input lines receive 16-bit instructions from program storage. A high voltage level equals a binary "1"; I15 is Least Significant Bit. | High | | 33-36<br>38-41 | IVØ-IV7 | Input/Output Bus: These bidirectional three-state lines communicate with up to 5121/O devices (256 per bank). A low voltage level equals a binary "1"; IV7 is Least Significant Bit. | Low | | 10 & 11 | X1 & X2 | Connections for a capacitor, a series-resonant crystal, or an external clock source with complementary outputs. For precise frequency control, a crystal or external source is required. | - | | 42 | MCLK | Master Clock: This output is used for clocking I/O devices and/or synchronization of external logic. | High | | 30 | wc | Write Command: When signal is high (binary 1), data is being output on pins 100-107 of 1/0 bus. | High | | 29 | sc | Select Command: When signal is high (binary 1), an address is being output on pins \( \overline{\text{V0}} - \overline{\text{IV7}} \) of I/O bus. | High | | 31 | ĪВ | When the LB signal is low (binary 0), any one of up-to-256 I/O devices (or memory locations) in the left bank can be accessed. When the address of a particular device (or memory location) matches the address on the IV bus, that particular device (or memory location) is enabled and selected for input/output operations. All addresses on the left bank that do not match are deselected. | Low | | 32 | RB | When the $\overline{\text{RB}}$ signal is low (binary 0), any one of up-to-256 I/O devices (or memory locations) in the right bank can be accessed. When the address of a particular device (or memory location) matches the address on the I/O bus, that particular device (or memory location) is enabled and selected for input/output operations. All addresses on the right bank that do not match are deselected. | Low | | 43 | RESET | When reset input is low (binary 0), the microcontroller is initialized—sets Program Counter/Address to zero and inhibits MCLK output. | Low | | 44 | HALT | When halt input is low (binary 0), internal operation of microcontroller stops at the start of next instruction. The stop function does not inhibit MCLK or affect any internal registers. | Low | | 50 | VR | Internally-generated reference output voltage for external series-pass transistor. | _ | | 1 | VCR | Regulated voltage input from series-pass transistor (2N5320 or equivalent). | _ | | 12 | GND | Circuit ground. | | | 37 | V <sub>cc</sub> | Input connection for +5V power. | | Figure 2. Typical 8X300 System with Pin Definitions **BIPOLAR LSI DIVISION** ### **TYPICAL 8X300 SYSTEM HOOKUP** Although the system hookup shown in Figure 2 is of the simplest form, it provides a fundamental look at the 8X300 microcontroller and peripheral relationships. As indicated, program storage can be either ROM or PROM and, by using various addressing-methods/decoding-schemes, memory paging techniques can be easily implemented. Also, by proper bit assignment, some external interface logic and, under software control, the program memory can be used as a storage device for interrupt-service subroutines. The user interface (IV0 through IV7) is capable of addressing 256 Input/Output ports and, with the additional bank-select bit (LB and RB), the number of addressable I/O ports is 512 the left bank and right bank each consisting of 256 ports. The I/O ports of each bank can be used in a variety of ways; one of these ways is shown in Figure 2. When LB is active low, the left bank can be enabled and, providing there is an address match, anyone of 128 I/O ports or anyone of 128 locations within the RAM memory can be accessed for input/output operations. When RB is active low, the same set of conditions are applicable to the right bank. With some sacrifice in speed, any given I/O port can be interfaced to a memory peripheral or other I/O device of the user. ### **PROGRAM STORAGE INTERFACE** As shown in Figure 2, program storage is connected to output address lines A0 through A12 (A12 = LSB) and input instruction lines I0 through I15. An address output on A0/A12 identifies one 16-bit instruction word in program storage. The instruction word is subsequently input on 10/115 and defines the microcontroller operations which are to follow. The Signetics 82S115 PROM or any TTL-compatible memory can be used for program storage. (Note. The worst-case access time depends upon the instruction cycle time, and also, the overall system configuration.) ### I/O INTERFACE AND CONTROL An 8-bit I/O data bus is used by the microcontroller to communicate with two fields of I/O devices. The complementary $\overline{\text{LB}}$ and $\overline{\text{RB}}$ signals identify which field of the I/O devices is enabled. Both data and address information are output on the I/O bus. The SC (Select Command) and WC (Write Command) signals distinguish between data and address information as follows: | SC | wc | FUNCTION | |------|------|-------------------------------------------------| | High | Low | I/O address is being output on the I/O (IV) bus | | Low | High | I/O data is being output on the I/O (IV) bus | | Low | Low | Input data expected from selected I/O device | | High | High | Invalid (not generated by 8X300) | ### **DATA PROCESSING** From a data processing point of view, the 8X300 microcontroller chip (Figure 1) contains eight 8-bit working registers (R1 through R6, R11, AUXiliary), an arithmetic logic unit (ALU), an overflow register (OVF), rotate/shift/mask/merge logic, and a bidirectional 8-bit I/O bus. Internal 8-bit data paths connect the registers and I/O bus to the ALU inputs, and the ALU output to the registers and I/O bus. Inputs to the ALU are preceded by the data-rotate and datamask logic and the ALU output is followed by the shift and merge logic. Any one or all of the logic functions can operate on 8-bits of data in a single instruction cycle. Data from the source register can be right-rotated (end around) before processing by the ALU; external data (I/O bus) can also be masked to isolate a portion of the 8-bit field. Since the ALU always processes 8-bits of data, bit positions not specified by the mask operation are filled with zeroes. When less than 8-bits of data are specified as output to the I/O bus from the ALU, the data field (shifted and masked, as required) is merged with prior contents of the I/O latches to form the output data. Bit positions of the I/O data not affected by the logic operations are not modified. Depending upon whether an I/O peripheral or an internal register is specified in the instruction as the source of data, the I/O latches contain, respectively, I/O-bus source data or destination data. For instance, when an internal register is specified as a source of data and an I/O peripheral as the destination, data from the peripheral is read into the I/O latches at the start of the instruction cycle; processed data is then merged with contents of the I/O latches to form the I/O output data at the end of the instruction cycle. When an I/O peripheral is specified as both data source and destination, data from the source is used both as the input to the I/O latches and as data to be processed; the processed data is then merged with data from the I/O latches to form the previously-described I/O bus output. If the data source and destination are on opposite banks of the 8X300 bus, the destination data is written with a full 8-bits, since the prior contents were not stored in the I/O latches. ### **INSTRUCTION CYCLE** Each microcontroller operation is executed in a single instruction cycle. The instruction cycle is divided into quarters with each quarter cycle being as short as 62.5-nanoseconds. Figure 3 shows the general functions that occur during each quarter cycle; specifics regarding minimum/maximum timing and other critical values are described under "Design Parameters" in this data sheet. During the first quarter cycle, a new instruction from program storage is input on signal lines IO through I15; simultaneously, new data is fetched via the input/output bus (IVO through IV7). At the end of the first quarter cycle, the new instruction is latched in the instruction register and the new I/O data is present at the input of the chip but is not, as yet, latched by the IV latches. In the second quarter cycle, the I/O data stabilizes and preliminary processing is completed; at the end of this quarter, the IV latches are closed and final processing can be accomplished. During the third quarter cycle, the address for the next instruction is output to the I/O (IV) bus, control signals are generated, and I/O data is setup for the output **BIPOLAR LSI DIVISION** phase. During the fourth quarter cycle, a master clock signal (MCLK) generated by the 8X300 is used to latch valid address or data into peripheral devices connected to the IV bus; MCLK is also used to synchronize any external logic with timing circuits of the 8X300. To summarize the action, the first half of the instruction cycle deals primarily with input functions and the second half is mostly concerned with output functions. Figure 3. Instruction Cycle and MCLK with: Crystal = 8MHz and Cycle Time = 250 ns ### INSTRUCTION SET ### **General Format and Basic Operations** The 16-bit instruction word (IO through 15) from program storage is input to the instruction register (Figure 1) and is subsequently decoded to implement the events to occur during the current instruction cycle. The instruction word is formatted as follows: Rather than discrete instructions, the three operation code (OP CODE) bits specify eight instruction classes. Each instruction class is subject to a number of powerful variations; these variations are specified by the thirteen operand bits. General areas of control for the eight instruction classes are: - Arithmetic and Logic Operations (ADD, AND, AND XOR) - Movement of Data and Constants (MOVE and XMIT) - Branch or Test (JMP, NZT, and XEC) Basic operations for each of the eight instruction classes are as follows; a summary of the instruction set is provided in Table 1. MOVE—data in source register or I/O-bus input is moved to destination register or I/O-bus output. Data can be shifted any number of places and/or masked to any length. ADD—data in source register or I/O-but input is added to content of AUX (R0) register and the result is placed in the destination register or I/O-bus output. Data can be shifted and/or masked, as required. Table 1. Summary of 8X300 Instruction Set | | | | | | STATE OF COM<br>DURING INSTR | NTROL SIGNAL<br>UCTION CYCLE | |------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | INSTRUC<br>CLASS | OPCODE | FORMATS | DESCRIPTION | I/O CONT<br>SIG | INPUT PHASE<br>(INSTRUCTION<br>INPUT & DATA<br>PROCESSING) | OUTPUT PHASE<br>(ADDRESS &<br>I/O BUS) | | MOVE | 0 | F1: Register to Register 0 1 2 | (S) → D Move content of internal register specified by S-field to internal register specified by D-field. Prior to the "MOVE" operation, right-rotate | SC =<br>WC =<br>LB = | L<br>L<br>X | H if "D" = 07 <sub>8</sub> , 17 <sub>8</sub><br>L<br>H if "D" = 17 <sub>8</sub> | | | , | OPCODE S R D | contents of internal source register by octal value (0 through 7) defined by the R-field. Move right-rotated I/O bus (source) data | IB = | x . | L if "D" = 078 | | | | F2: I/O Bus to Register 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 OPCODE S L D Valid values of "S": 20 <sub>8</sub> -37 <sub>8</sub> Invalid values of "D": 10 <sub>8</sub> , 20 <sub>8</sub> -37 <sub>8</sub> | Move right-rotated I/O bus (source) data specified by the S-field to internal register specified by the D-field. The L-field specifies the length of source data starting from the LSB-position and, if less than 8-bits, the remaining bits are filled with zeroes. | SC =<br>WC =<br>LB =<br>LB = | L<br>L if "S" = 20 <sub>8</sub> -27 <sub>8</sub><br>H if "S" = 30 <sub>8</sub> -37 <sub>8</sub> | H if "D" = 07 <sub>8</sub> , 17 <sub>8</sub><br>L<br>H if "D" = 17 <sub>8</sub><br>L if "D" = 07 <sub>8</sub> | | | | F2: Register to I/O Bus 0 1 2 3 | Move contents of internal register specified by the S-field to the I/O latches. Befor outputting on I/O bus, data is shifted as specified by the least significant octal digit of the D field and the bits specified by the L-field armerged with the latched I/O data. | SC =<br>WC =<br>LB =<br>LB = | L<br>L if "D" = 20 <sub>8</sub> -27 <sub>8</sub><br>H if "D" = 30 <sub>8</sub> -37 <sub>8</sub> | L<br>H<br>L if "D" = 20 <sub>8</sub> -27 <sub>8</sub><br>H if "D" = 30 <sub>8</sub> -37 <sub>8</sub> | | | | F2: I/O Bus to I/O Bus 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 OPCODE S L D Valid values of "S": 20 <sub>8</sub> -37 <sub>8</sub> Valid values of "D": 20 <sub>8</sub> -37 <sub>8</sub> | Move right rotated I/O-bus (source) data specified by the S-field to the I/O latches. Before outputting on I/O bus, shift data as specified by the D-field; then merge source and latched I/O data as specified by the L (length) field. | SC =<br>WC =<br>LB =<br>LB = | L<br>L if "D" = 20 <sub>8</sub> -27 <sub>8</sub><br>H if "D" =30 <sub>8</sub> -37 <sub>8</sub> | L<br>H<br>L if "D" = 20 <sub>8</sub> -27 <sub>8</sub><br>H if "D" = 30 <sub>8</sub> -37 <sub>8</sub> | MICEROLEONNIKOLLIER 8X300 ### Table 1. Summary of 8X300 Instruction Set (Continued) **BIPOLAR LSI DIVISION** | | | | | | STATE OF CONTROL SIGNAL DURING INSTRUCTION CYCLE | | | |------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--| | INSTRUC<br>CLASS | OPCODE | FORMATS | DESCRIPTION | I/O CONT<br>SIG | INPUT PHASE<br>(INSTRUCTION<br>INPUT & DATA<br>PROCESSING) | OUTPUT PHASE<br>(ADDRESS &<br>I/O BUS) | | | ADD | 1 | Same as MOVE instruction class | (S) plus (AUX) — D<br>Same as MOVE instruction class except that<br>contents of AUX (R0) register are ADDed to<br>the source data. If there is a "carry" from MSB,<br>then OVF (overflow) = 1, otherwise OVF = 0. | Same as MOVE instruction class | | | | | AND | 2 | Same as MOVE instruction class | (S) ∧ (AUX) → D<br>Same as MOVE instruction class except that<br>contents of AUX (R0) register are ANDed with<br>source data. | Same as MO | Same as MOVE instruction class. | | | | XOR | 3 | Same as MOVE instruction class | (S) ⊕ (AUX) → D<br>Same as MOVE instruction class except that<br>contents of AUX (R0) register are exclusively<br>ORed with source data. | Same as MO | VE instruction class. | | | | XEC | 4 | F3: Register Immediate 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 OPCODE S J Invalid values of "S": 078, 178, 208-378 Valid values of "J": 0008-3778 | Execute instruction at current page address offset by J (literal) + (S). Return to normal instruction flow unless a branch is encountered. Execute instruction at an address determined by replacing the low-order 8-bits of the Program Counter with the following derived sum: Value of literal (J-field) plus Contents of internal register specified by S-field The PC is not incremented and the overflow status (OVF) is not changed. | SC =<br>WC =<br>LB = | L<br>X | L<br>X | | | | 4.7 | F4: I/O Bus Immediate 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 OPCODE S L J Valid values of "S": 20 <sub>8</sub> -37 <sub>8</sub> Valid values of "J": 00 <sub>8</sub> -37 <sub>8</sub> | Execute instruction at an address determined by replacing the low-order 5-bits of Program Counter with the following derived sum: • 5-bit value of literal (J-field) plus • Value of rotated source data specified by S-field (The L-field specifies the length of source data starting from the LSB-position and, if less than 8-bits, the remaining bits are filled with zeros; the Program Counter is not incremented and the overflow status (OVF) is not changed.) | SC =<br>WC =<br>LB =<br>LB = | L<br>L<br>L if "S" = 20 <sub>8</sub> -27 <sub>8</sub><br>H if "S" = 30 <sub>8</sub> -37 <sub>8</sub> | x<br>x | | | NZT | 5 | F3: Register Immediate 0 1 2 | If data specified by the S-field is not equal to zero, jump to current page address offset by value of J-field; otherwise, increment the Program Counter. If contents of internal register specified by S-field is non-zero, transfer to address determined by replacing the low-order 8-bits of Program Counter with "J", otherwise, increment PC. | SC =<br>WC =<br>LB = | L<br>L<br>X | L<br>L<br>X | | | | | F4: I/O Bus Immediate 0 1 2 | If right-rotated I/O bus data is non-zero, transfer to address determined by replacing low-order 5-bits of Program Counter with "J", otherwise, increment PC. (The L-field specifies the length of source I/O data starting from the LSB-position and, if less than 8-bits, the remaining bits are filled with zeroes.) | SC =<br>WC =<br>LB =<br>LB = | L<br>L if "S" = 20 <sub>8</sub> -27 <sub>8</sub><br>H if "S" = 30 <sub>8</sub> -37 <sub>8</sub> | L<br>X<br>X | | | XMIT | 6 | F3: Register Immediate | Transmit $J \rightarrow D$ Transmit and store 8-bit binary pattern in J-field to internal register specified by D-field. | SC =<br>WC =<br>LB =<br>LB = | L<br>L<br>X<br>X | H if D = 07 <sub>8</sub> or 17 <sub>1</sub><br>L<br>H if D = 17 <sub>8</sub><br>L if D = 07 <sub>8</sub> | | | | | F4: I/O Bus Immediate 0 1 2 | Transmit binary pattern in J-field to I/O bus. Before putting data on I/O bus, shift literal value "J" as specified by the D-field and merge bits specified by the L-field with existing I/O bus data. If the L-field specifies more than 5-bits starting from the LSB-position, all remaining bits are set to zero. | SC =<br>WC =<br>LB =<br>LB = | L<br>L if D = 208-278<br>H if D = 308-378 | L<br>H<br>L if D = 20 <sub>8</sub> -27 <sub>8</sub><br>H is D = 30 <sub>8</sub> -37 <sub>8</sub> | | | JMP | 7 | F5: Address Immediate 0 1 2 | Jump to address in program storage specified<br>by A-field; this address is loaded into the Ad-<br>dress Register and the Program Counter. | SC =<br>WC =<br>LB = | L<br>L<br>X | L<br>L<br>X | | AND—data in source register or I/O-bus input is ANDed with content of AUX (RO) register and the result is placed in the destination register or I/O-bus output. Data can be shifted and/or masked, as required. XOR—data in source register or I/O-bus input is exclusively ORed with contents of AUX (R0) register and the result is placed in the destination register or I/O-bus output. Data can be shifted and/or masked, as required. XMIT—immediate data field of instruction word replaces data in destination register or I/O-bus output. XEC—executes instruction at the program address which is formed by replacing the least significant bits of the last address with the sum of: - Literal (J) field value of instruction plus, - Value of data in source register or I/O-bus input. NZT—least significant bits of program address are replaced by literal (J) field of instruction if the source register or I/O-bus is not equal to zero. JMP—program address is replaced by address field of the instruction word. ### **Instruction Fields** As shown in Table 1, each instruction contains an operations code (OPCODE) field and from one-to-three operand fields. The operand fields are: Source (S), Destination (D), Rotate/Length (R/L), Literal (J), and Address (A). The OPCODE and operand fields are briefly described in the following paragraphs. Operations Code Field: The three-bit OPCODE field specifies one of eight classes of 8X300 instructions; octal designations for this field and operands for each instruction class are shown in Table 1. Source (S) and Destination (D) Fields: The five-bit (S) and (D) fields specify the source and destination of data for the operation defined by the OPCODE field. The AUXiliary (R0) register is an implied second operand for the ADD, AND, and XOR instructions, each of which require two source fields. That is, instructions of the form: imply a third operand, say Z, located in the AUX (R0) register. Thus, the operation for the preceding expression is actually (X+Z), with the result stored in Y. The (S) and/or (D) fields can specify an internal 8X300 register or any one-to-eight bit I/O field; octal values for these registers and Source/ Destination field assignments are provided in Table 2 Table 2. Octal Addresses of 8X300 Registers and Address/Bit Assignments of Source/Destination Fields | Octal Value | 8X300 Register | Octal Value | 8X300 Register | |-------------|--------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------| | 00 | Auxiliary (R0) | 10 | OVF (Overflow Register)— used only as a source | | 01 | R1 | 11 | R11 | | 02 | R2 | 12 | Unassigned | | 03 | R3 | 13 | Unassigned | | 04 | R4 | 14 | Unassigned | | 05 | R5 | 15 | Unassigned | | 06 | R6 | 16 | Unassigned | | 07 | *IOL Register—Left Bank I/O Address Register; Used only as destination | 17 | *IOR Register—Right Bank<br>I/O Address Register;<br>Used only as destination | NOTE <sup>\*</sup>If IOL or IOR is specified as a source of data, the source data is all zeroes. Rotate (R) and Length (L) Field: The three-bit R/L field performs one of two functions, specifying either the field length (L) or a right-rotate (R). For a given instruction, the specified function depends upon the contents of the source (S) and destination (D) fields. When an internal register is specified by both the source and destination fields, the (R) field is invoked and it specifies a right-rotate of the data specified in the (S) field—see accompanying diagram. The source-register data (up to eight-bits) is right-rotated within one instruction cycle. (The right-rotate function is implemented on the bus and not in the source register.) ### **RIGHT-ROTATE FUNCTION** When either or both of the source and destination fields specify a variable-length I/O data field, the (L) field specifies the length of the I/O data field—see accompanying diagram. If the source field specifies an I/O address (208-37g) and the destination field specifies an internal register (008-068, 078, 118, or 178), the L-field specifies the length of source data; the source data is formed by right-rotating the I/O bus data according to the source address (Table 2) and then masking result as specified by L-field. If length is less than eight-bits, all remaining bits are set to zero prior to processing data in the ALU. If the source field specifies an internal register (008,-068, 108, or 118) and the destination field specifies I/O bus data (208-378), the L field specifies the length of the destination data. To form the destination data, the ALU output is left-shifted according to the destination address (Table 2) and then masked to the required length—see DATA LENGTH SPECIFICATION. The destination data is merged with data in the I/O latches to finalize the I/O bus data. Hence, a one-to-eight bit destination data field can be inserted into the existing eight-bit I/O port without modifying surrounding bits. If both the source and destination fields specify I/O bus data (208-378), the Lfield specifies the length of both the source and destination data. ### **DATA LENGTH SPECIFICATION** To form the source data, the I/O bus data is right-rotated according to the source address (Table 2) and then masked to the required length—see preceding DATA LENGTH SPECIFICATION. If length is less than eight-bits, all remaining bits are set to zero before processing in the ALU. To form the destination data, the ALU output is left-shifted according to the destination address (Table 2) and masked to the required length specification. The destination data is then merged into the I/O bus data that was used to obtain the source; thus, if the source and destination addresses are on the same bank, the I/O bus data written to the destination register appears unmodified, except for bits changed during the shift-and-mask operations. If the source and destination addresses refer to different banks, the destination register is changed to contain the contents of the source register in those bit positions not affected by the destination data. J-Field: The 5-bit or 8-bit (J) field is used to load a literal value (contained in the instruction) into a register, into a variable I/O data field, or to modify the low-order bits of the Program Counter. The bit-length of the (J) field is implied by the (S) field in the XEC, NZT, and XMIT instructions, based on the following considerations. - When the source (S) field specifies an internal register, the literal value of the J-field is an 8-bit binary number. - When the source (S) field specifies a variable I/O data field, the literal value of the J-field is a 5-bit binary number. **A-Field:** The 13-bit (A) field is an address field which allows the 8X300 to directly address up 8192 locations in Program Storage memory. ## INSTRUCTION SEQUENCE CONTROL Formation of Instruction Address The Address Register and Program Counter are used to generate addresses for accessing an instruction from program storage. The instruction address is formed in any one of four ways: - For all except the JMP, XEC, and a "satisfied" NZT instruction, the Program Counter is incremented by one and placed in the Address Register. - For the JMP instruction, the 13-bit A-field contained in the JMP instruction word replaces the contents of both the Address Register and Program Counter. - For the XEC instruction, the Address Register is loaded with the high-order bits of the Program Counter modified as follows: **XEC using I/O Bus Data:** low order 5-bits of ALU output replaces counterpart bits in Address Register. **XEC using Data from Internal Register:** low order 8-bits of ALU output replaces counterpart bits in Address Register. The Program Counter is not modified for either of the above conditions. For a "satisfied" NZT instruction, the low order 5-bits (NZT source is I/O Bus Data) or low order 8/bits (NZT source is an Internal Register) of both the Address Register and Program Counter are loaded with the literal value specified by J-field of the instruction word. ### **Data Addressing** The source and/or destination addresses of the data to be operated upon are specified as part of the instruction word. As shown in Table 3, source/destination addresses are specified using a five-bit address (008 through 378). When the most significant octal digit is a 0 or 1, the source and/or destination address is an internal register; if the most significant digit is a 2 or 3; an I/O bus address is indicated-2 specifying a left-bank (LB) address and 3 specifying a rightbank (RB) address. The least significant octal digit (0 through 7) indicates either a specific internal register address or positioning information for the least significant bit when specifying I/O bus data. Referring to Table 1, the AUXiliary register (00) is the implied source of the second argument for the ADD, AND, and XOR operations. IOL (destination address 07g) and IVR (destination address 17g) provide a means of routing address information to I/O registers. With IOL or IOR specified as the destination address, the data is placed on the I/O bus during the output phase of the instruction cycle. Simultaneously, a select command (SC) is generated to inform all I/O devices that information on the I/O bus is to be considered as an I/O address. Since IOL and IOR are not harware registers, they should never be specified as a source address. Control outputs $\overline{LB}$ and $\overline{RB}$ are used to partition I/O bus devices into two fields of 256 addresses. With LB in the active-low state and a source address of 20g-27g, the left bank of I/O devices are enabled during the input phase of the instruction cycle. With $\overline{RB}$ in the active-low state and a source address of 30g-37g, the right bank of devices are enabled. During the output phase, $\overline{RB}$ is low if the destination address is IOR (17g) or 30g-37g; $\overline{LB}$ is low if the destination address is IOL (07g) or 20g-27g. Each address field $(\overline{LB} \text{ and } \overline{RB})$ can have a different I/O device selected; thus, two devices can be directly accessed within one instruction cycle. Table 3. Source/Destination Addresses | Source and/or<br>Destination<br>Field (Octal) | Source/Destination | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | AUXiliary register (R0) | | 01-06 | Working registers R1-R6, respec- | | 07 | IOL Left-bank enable (Destination only) | | 10 | Overflow status—OVF (Source only) | | 11 | Working register R11 | | 17 | IOR Right-bank enable (Destination only) | | 2N (N = 0, 1, 2, 3) | If a source, I/O data is right-rotated | | 4, 5, 6, or 7) | (7 - N) bits and then masked as | | | specified by the L-field. LB = low and RB = high generated during input phase. If a destination, I/O data is left-shift (7 - N) bits and merged (specified by L-field) with data contained in the I/O latches. LB = low and RB = high generated during output phase. | | 3N (N = 0, 1, 2, 3, | If a source, I/O data is right-rotated | | 4, 5, 6, or 7) | (7 — N) bits and then masked as specified by the L-field. $\overline{LB}$ = high and $\overline{RB}$ = low generated during input phase. | | | If a destination, I/O data is left-shifted (7 - N) bits and merged (specified by L-field) with data contained in the I/O latches. LB = high and RB = low generated during output phase. | ### **DESIGN PARAMETERS** Hardware design of an 8X300-based system largely consists of the following operations: - Selecting and interfacing a Program Storage device— ROM, PROM, etc. (Pins 2 through 9 and 45 through 49 for 13-bit address interface; Pins 13 through 28 for 16bit instruction interface.) - Selecting and interfacing Input/Output devices— RAM, Multiplexers, I/O Ports, and other eight-bit addressable I/O devices. (Pins 33 through 36 and pins 38 through 41 for eight-bit I/O interface.) - Choosing and implementing System Clock—Capacitor-Controlled, Crystal-Controlled, or Externally-Driven. (Pins 10 and 11 for System Clock interface.) - Selection of 5-volt power supply and off-chip seriespass transistor. - External logic, as required, to meet the control requirements of a particular application. All information required for easy implementation of these design requirements is provided under the following captions. - DC Characteristics - AC Characteristics - Timing Considerations - Clock Considerations - HALT/RESET Logic - Voltage Regulator ### DC CHARACTERISTICS (Commercial Part) $4.75V \le V_{CC} \le 5.25V$ , $0^{\circ}C \le T_{A} \le 70^{\circ}C$ | | | | | LIMITS | | | | | |-----------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------|----------------------------|----------|-------------------------------------------------------------|--| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | COMMENTS | | | v <sub>CC</sub> | Supply voltage | | 475 | 5.0 | 5.25 | ٧ | 5V ± 5%; pin 37 only | | | VIH | High level input voltage | | 0.6<br>2.0 | | 2.0 | v | X1 and X2<br>All other pins | | | VIL | Low level input voltage | | | | 0.4<br>0.8 | v | X1 and X2<br>All other pins | | | VOH | High level<br>output voltage | VCC = min; I <sub>OH</sub> = -3mA | 2.4 | 3.0 | | ٧ | | | | V <sub>OL</sub> | Low level output voltage | $V_{CC}$ = min; $I_{OL}$ = 6mA<br>$V_{CC}$ = min; $I_{OL}$ = 16mA | | 0.39<br>0.39 | 0.55<br>0.55 | ٧ | A0 through A12<br>All other outputs | | | V <sub>CR</sub> | Regulator voltage | V <sub>CC</sub> = 5V | | 3.1 | | ٧ | From series-pass transistor | | | V <sub>IC</sub> | Input clamp voltage | V <sub>CC</sub> = min; I <sub>IN</sub> = -10mA | | | -1.5 | ٧ | Crystal inputs X1 and X2 do not have internal clamp diodes. | | | lН | High-level input current | $V_{CC} = max; V_{IH} = 0.6V$<br>$V_{IH} = 4.5V$ | 1.0 | 1.7 | 3.0<br>50 | mA<br>μA | X1 and X2<br>All other pins | | | IIL | Low-level input<br>current | V <sub>CC</sub> = max; V <sub>IL</sub> = 0.4V | | -0.13<br>-0.67<br>-0.23 | -3<br>-0.2<br>-1.6<br>-0.4 | mA | X1 and X2<br>IVO-IV7<br>IO-I15<br>HALT and RESET | | | los | Short circuit output current | V <sub>CC</sub> = max; V <sub>CR</sub> = V <sub>CRH</sub><br>(Note: At any time, no more<br>than one output should be<br>connected to ground.) | -30 | | -140 | mA | All output pins | | | Icc | Supply current | V <sub>CC</sub> = max; V <sub>CR</sub> = V <sub>CRH</sub> | | | 150 | mA | · | | | IREG | Regulator control | V <sub>CC</sub> = 5.0V | -14 | | -21 | mA | | | | ICR | Regulator current | V <sub>CC</sub> = max | | | 250 | mA | | | ### NOTES: ## AC CHARACTERISTICS (Commercial Part) CONDITIONS: $V_{CC}$ = 5V (±5%), $V_{IN}$ = 0V or 3V, 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C LOADING: (See test circuits) | | PARAMETER | LIMITS (INSTRUCTION<br>CYCLE TIME = 250 ns) | | LIMITS (INSTRUCTION CYCLE TIME > 250 ns) | | | UNITS | COMMENTS | | |------------------|-----------------------------------|---------------------------------------------|-----|------------------------------------------|--------------------|-----------------|-------|----------|--------| | | (NOTE 1) | Min | Тур | Max | Min | Тур | Max | | | | T <sub>PC</sub> | Processor cycle time | 250 | | | 250 | | | ns | 2 | | T <sub>CP</sub> | X1 clock period | 125 | | | 125 | | | ns | | | T <sub>CH</sub> | X1 clock high time | 62 | | | 62 | | | ns | | | T <sub>CL</sub> | X1 clock low time | 62 | - | | 62 | | • | ns | | | T <sub>MCH</sub> | MCLK high delay | 31 | 42 | 52 | 31 | 42 | 52 | ns | | | T <sub>MCL</sub> | MCLK low delay | 31 | 42 | 52 | 31 | 42 | . 52 | ns | | | Tw | MCLK pulse width | 55 | 62 | 69 | T <sub>4Q</sub> -7 | T <sub>4Q</sub> | | ns | Note 2 | | TAS | X1 falling edge to address stable | 50 | 63 | 80 | 50 | 63 | 80 | ns | Note 7 | <sup>1.</sup> Operating temperature ranges are guaranteed after thermal equilibrium has been 2. All voltages measured with respect to ground terminal reached. ## AC CHARACTERISTICS (Commercial Part) (Continued) CONDITIONS: $V_{CC} = 5V \ (\pm 5\%), \ V_{IN} = 0V \ or \ 3V, \ 0^{\circ}C \le T_A \le 70^{\circ}C$ (See test circuits) | | PARAMETER | 1 | (INSTRU | | | S (INSTRUC<br>E TIME > 2 | | UNITS | COMMENTS | |-------------------|---------------------------------------------|-----|---------|-----|-----------------------------------------|-----------------------------------------|-----------------------------------------|----------|--------------------------| | | (NOTE 1) | Min | Тур | Max | Min | Тур | Max | | | | T <sub>MAS</sub> | MCLK falling edge to address stable | 130 | 143 | 160 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+5 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+18 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+35 | ns | Notes 2, 3, & 7 | | TIA | Instruction to address | | | 170 | | | T <sub>2Q</sub> +108 | ns | Notes 2, 3, & 8 | | T <sub>IVA</sub> | Input data to address | | | 105 | | | 105 | ns | Notes 3 & 9 | | TIS | Instruction set-up time (X1 rising edge) | -7 | | | -7 | | | ns | Note 10 | | TMIS | MCLK falling edge to instruction stable | | | 20 | | | T <sub>1Q</sub> -42 | ns | Notes 2, 4, & 10 | | T <sub>IH</sub> . | Instruction hold time (X1 rising edge) | 45 | | 1 | 45 | | | ns | Note 11 | | T <sub>MIH</sub> | Instruction hold time) (MCLK falling edge) | 60 | | | T <sub>1Q</sub> -2 | | | ns | Notes 2 & 11 | | T <sub>WH</sub> | X1 falling edge to SC/WC rising edge | 40 | 49 | 58 | 40 | 49 | 58 | ns | | | T <sub>MWH</sub> | MCLK falling edge to SC/WC rising edge | 125 | 130 | 135 | T <sub>1Q</sub> +T <sub>2Q</sub> | T <sub>1Q</sub> +T <sub>2Q</sub><br>+5 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+10 | ns<br>ns | Note 2 | | T <sub>WL</sub> | X1 falling edge to SC/WC falling edge | 40 | 49 | 58 | 40 | 49 | 58 | ns | | | T <sub>MWL</sub> | MCLK falling edge to SC/WC falling edge | 5 | 7 | 15 | 5 | 7 | 15 | าร | | | T <sub>IBS</sub> | X1 falling edge to LB/RB (Input phase) | 48 | 60 | 70 | 48 | 60 | 70 | ns | | | T <sub>MIBS</sub> | MCLK falling edge to LB/RB (Input phase) | 7 | 17 | 25 | 7 | 17 | 25 | ns | | | TIIBS | Instruction to LB/RB (Input phase) | | 27 | 35 | | 27 | 35 | ns | | | TOBS | X1 falling edge to<br>LB/RB (Output phase) | 48 | 60 | 70 | 48 | 60 | 70 | ns | | | T <sub>MOBS</sub> | MCLK falling edge to LB/RB (Output phase) | 132 | 137 | 147 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+7 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+12 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+22 | ns | Note 2 | | T <sub>IDS</sub> | Input data set-up time<br>(X1 falling edge) | 25 | 16 | | 25 | 16 | | ns | | | T <sub>MIDS</sub> | MCLK falling edge to input data stable | | 65 | 55 | | T <sub>1Q</sub> +T <sub>2Q</sub><br>-60 | T <sub>1Q</sub> +T <sub>2Q</sub><br>-70 | ns | Nótes 2 & 5 | | T <sub>IDH</sub> | Input data hold time<br>(X1 falling edge) | 40 | 30 | | 40 | 30 | | ns | | | T <sub>MDIH</sub> | Input data hold time<br>(MCLK falling edge) | 125 | 112 | | T <sub>1Q</sub> +T <sub>2Q</sub> | T <sub>1Q</sub> +T <sub>2Q</sub><br>-13 | | ns | Note 2 | | TODH | Output data hold time<br>(X1 falling edge) | 55 | 65 | 75 | 55 | 65 | 75 | ns | | | T <sub>MODH</sub> | Output data hold time (MCLK falling edge) | 11 | 20 | 25 | 11 | 20 | 25 | · ns | | | TODS | Output data stable<br>(X1 falling edge) | 74 | 84 | 94 | 74 | 84 | 94 | ns | Notes 12, 14, & 1 | | TMODS | Output data stable<br>(MCLK falling edge) | 150 | 160 | 170 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+25 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+35 | T <sub>1Q</sub> +T <sub>2Q</sub><br>+45 | ns | Notes 2, 12,<br>14, & 15 | ### AC CHARACTERISTICS (Commercial Part) (Continued) **CONDITIONS:** $V_{CC} = 5V (\pm 5\%)$ , $V_{IN} = 0V$ or 3V, $0^{\circ}C \le T_A \le 70^{\circ}C$ LOADING: (See test circuits) | | PARAMETER | 1 | S (INSTRU | | LIMITS (INSTRUCTION CYCLE TIME > 250 ns) | | | UNITS | COMMENTS | | |------------------|------------------------------------------------------------|-----|-----------|-----|------------------------------------------|-----|---------------------|-------|---------------|--| | | (NOTE 1) | Min | Тур | Max | Min | Тур | Max | | | | | T <sub>DD</sub> | Input data to output<br>data | 104 | 120 | 136 | 104 | 120 | 136 | ns | Notes 13 & 15 | | | THS | HALT set-up time<br>(X1 rising edge) | 0 | | | 0 | | | ns | | | | T <sub>MHS</sub> | MCLK falling edge to HALT falling edge | | - | 18 | | | T <sub>1Q</sub> -44 | ns | Notes 2 & 6 | | | ТНН | HALT hold time<br>(X1 rising edge) | 32 | | | 32 | | | ns | | | | ТМНН | HALT hold time<br>(MCLK falling edge) | 50 | | | T <sub>1Q</sub> -12 | | | ns | Note 2 | | | TACC | Program storage access time | | | 80 | | | | | | | | T <sub>IO</sub> | I/O port output enable time (LB/RB to valid IV data input) | | | 30 | | | | | | | #### NOTES: - 1. X1 and X2 inputs are driven by an external pulse generator with an amplitude of 1.5 volts; all timing parameters are measured at this voltage level. - 2. Respectively, $T_{1Q}$ , $T_{2Q}$ , $T_{3Q}$ , and $T_{4Q}$ represent time intervals for the first, second, third, and fourth quarter cycles. - 3. Capacitive loading for the address bus is 150 picofarads. - 4. Same as TIS but referenced to falling edge of MCLK. - 5. Same as TIDS but referenced to falling edge of MCLK. - 6. Same as THS but referenced to falling edge of MCLK. - 7. TAS is obtained by forcing a valid instruction and an I/O bus input to occur earlier than the specified minimum set-up time; the TAS parameter then represents the earliest time that the address bus is valid. - 8. TIA is obtained by forcing a valid instruction input to occur earlier than the minimum - 9. TIVA is obtained by forcing a valid I/O bus input to just meet the minimum set-up time. - 10. TMIS represents the set-up time required by internal latches of the 8X300. In system applications, the instruction input may have to be valid before the worst-case set-up time in order for the system to respond with a valid I/O bus input that meets the I/O bus input set-up time (TIDS and TMIDS). - 11. TIH represents the hold time required by internal latches of the 8X300. To generate proper LB/RB signals, the instruction must be held valid until the address bus - 12. TODS is obtained by forcing a valid I/O bus input to occur earlier than the I/O bus input set-up time (TIDS); this timing parameter represents the earliest time that the I/O output data can be valid. - 13. TDD is obtained by forcing a valid I/O bus input to just meet the minimum I/O bus input set-up time; thus timing parameter represents the latest time that the I/O output data - 14. The minimum figure for these parameters represents the earliest time that I/O bus output drivers of the 8X300 will turn on. - 15. For TIDS $\geq$ 35 ns, TODS or TMODS should be used to determine when the output data ### **TEST CIRCUITS** **BIPOLAR LSI DIVISION** ### DC CHARACTERISTICS (Military Part) s S8X300-1 -40°C $\leq$ TC $\leq$ 100°C V $_{CC}$ = 5V $\pm$ 5% S8X300-2 -20°C $\leq$ TC $\leq$ 100°C V $_{CC}$ = 5V $\pm$ 10% | | 0.0.1115750 | | | LIMITS | | | | |-----------------|--------------------------------------------------|---------------------------------------------------------------|------------|--------|--------------|--------|--| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | ViH | High level input voltage<br>X1, X2<br>All others | | 0.6<br>2.0 | | | V<br>V | | | VIL | Low level input voltage<br>X1, X2<br>All others | | | | 0.4<br>0.8 | V | | | V <sub>IC</sub> | Input clamp voltage<br>(Notes 1 & 5) | $V_{CC} = min$ $I_{I} = -10mA$ | | | -1.5 | ٧ | | | lн | High level input current<br>X1, X2<br>All others | $V_{CC} = max$ $V_{IH} = 0.6V$ $V_{CC} = max$ $V_{IH} = 4.5V$ | | | 3.0<br>0.05 | mA | | | ll . | Low level input current<br>X1, X2 | V <sub>CC</sub> = max<br>V <sub>IL</sub> = 0.4V | | | -3.0 | mA | | | | <u>īvo</u> - <u>īv7</u> | V <sub>CC</sub> = max<br>V <sub>IL</sub> = 0.4V | | | -0.3 | mA | | | | 10-115 | V <sub>CC</sub> = max<br>V <sub>IL</sub> = 0.4V | | | -1.6 | mA | | | | HALT, RESET | V <sub>CC</sub> = max<br>V <sub>IL</sub> = 0.4V | | | -0.4 | mA | | | VOL | Low level output voltage<br>A0-A12<br>All others | $V_{CC} = min$ $I_L = 4.25mA$ $V_{CC} = min$ | | | 0.55<br>0.55 | v<br>v | | | V <sub>OH</sub> | High level output voltage | $I_{OL} = 16$ mA<br>$V_{CC} = $ min<br>$I_{OH} = -3$ mA | 2.4 | | | V | | | los | Short circuit output current (Note 2) | V <sub>CC</sub> = max | -30 | | -140 | mA | | | Icc | Supply current (Note 4) | V <sub>CC</sub> = max | | | 160 | mA | | | IREG | Regulator control | V <sub>CC</sub> = 5.0V | -14 | | -21 | mA | | | ICR | Regulator current | V <sub>CC</sub> = max | | | 285 | mA | | | ICR | Regulator current | $TC \ge 25^{\circ}C$ $V_{CC} = max$ | | | 330 | mA | | | V <sub>CR</sub> | Regulator voltage | TC < 25°C<br>(Note 3) | | 3.1 | | V | | ### NOTES: - 1. Crystal inputs X1 and X2 do not have clamp diodes. - 2. Only one output may be grounded at a time. - ${\bf 3.} \ \ {\bf From \ series-passed \ transistor \ under \ the \ following \ conditions:}$ - VCC = Max, HALT = RESET = ADDRESS = IVX = 0.0V, all other pins open. - 4. Pin 37 only. - 5. Test each input one at a time. - 6. All voltages are with respect to ground terminal. - 7. The operating temperature ranges are guaranteed after thermal equilibrium has been reached. - 8. Storage temperature -65°C to +150°C. **BIPOLAR LSI DIVISION** AC CHARACTERISTICS (Military Part) CONDITIONS: $$8X300-1-V_{CC} = 5V \ (\pm 5\%) -40^{\circ}C \le T_{C} \le 100^{\circ}C$ $$8X300-2-V_{CC} = 5V \ (\pm 10\%) -20^{\circ}C \le T_{C} \le 100^{\circ}C$ | | | TEST CONDITIONS | | | | | |--------------------------------|-----------------------------------------------------------------|-------------------------------|-----|-----|-----|------| | | PARAMETER | (NOTES 1 & 2) | Min | Тур | Max | UNIT | | Clock:<br>T <sub>PC</sub> | Processor cycle time | | 300 | | | ns | | T <sub>CP</sub> | X1 clock period | | 150 | | | ns | | тсн | X1 clock high time | | 62 | | | ns | | T <sub>CL</sub> | X1 clock low time | | 62 | | | ns | | Controls: | HALT set-up time (X1 rising edge) | | 0 | | | ns | | T <sub>HH</sub> | HALT hold time (X1 rising edge) | | 50 | | | ns | | Instruction<br>T <sub>AS</sub> | s:<br>X1 falling edge to address stable | CL = 100pF | 35 | | 92 | ns | | T <sub>IS</sub> | Instruction set-up time (X1 rising edge) | | 0 | | | ns | | T <sub>IH</sub> | Instruction hold time (X1 rising edge) | | 50 | | | ns | | тмсн | MCLK high delay | X1 = 2.0V | 20 | | 55 | ns | | T <sub>MCL</sub> | MCLK low delay | X1 = 2.0V | 20 | | 55 | ns | | T <sub>WH</sub> | X1 falling edge to SC/WC rising edge | | | | 80 | ńs | | T <sub>WL</sub> | X1 falling edge to SC/WC falling edge | | | | 80 | ns | | T <sub>IIBS</sub> | Instruction to $\overline{LB}/\overline{RB}$ (input phase) | | | | 52 | ns | | T <sub>IBS</sub> | X1 falling edge to LB/RB (input phase) | | 24 | | | ns | | T <sub>OBS</sub> | X1 falling edge to $\overline{LB}/\overline{RB}$ (output phase) | | | | 90 | ns | | T <sub>IDS</sub> | Input data set-up time (X1 falling edge) | | 36 | | | ns | | T <sub>IDH</sub> | Input data hold time (X1 falling edge) | | 50 | | | ns | | T <sub>ODS</sub> | Output data stable (X1 falling edge) | | | | 125 | ns | | TODH | Output data hold time (X1 falling edge) | | 35 | | 85 | ns | | TACC | Instruction access time | Provided by worst case timing | 80 | | | ns | | T <sub>IO</sub> | Data I/O access time | Provided by worst case timing | 40 | | | ns | ### NOTES: ### **TIMING CONSIDERATIONS (Commercial Part)** As shown in the "AC CHARACTERISTICS" table for this part, the minimum instruction cycle time is 25 ns, whereas, the maximum is determined by the on-chip oscillator frequency and can be any value the user chooses. With an instruction cycle time of 250 ns, the part can be characterized in terms of absolute values; these are shown in the first "LIMITS" column of the table. When the instruction cycle time is greater than 250 ns, certain parameters are cycle-time dependent; thus, these parameters are specified in terms of the four quarter cycles ( $T_{1Q}$ , $T_{2Q}$ , $T_{3Q}$ , and $T_{4Q}$ ) that make up one instruction cycle—see 8X300 TIMING DIAGRAM. As the time interval for each instruction cycle increases (becomes greater than 250 ns), the delay for all parameters that are cycle-time dependent is likewise increased. In some cases, these delays have a significant impact on timing relationships and other areas of systems design; subsequent paragraphs describe these timing parameters and reliable methods of calculation. Operating temperature ranges are guaranteed after thermal equilibrium has been reached. <sup>2.</sup> Unless otherwise noted CL = 300 pF, VIN = 3V. ### **8X300 TIMING DIAGRAM** Timing parameters for the 8X300 are normally measured with reference to X1 or MCLK; those referenced to MCLK are prefaced with an "M" in the mnemonic—TMAS, TMIH, and so on. To determine the timing relationship between a particular signal, say "A" and MCLK, the user should, at all times, use the value specified in the table—DO NOT calculate the value by adding or subtracting two or more parameters that are referenced to X1. When deriving timing relationships between two signals (A to B, etc.) by adding or subtracting the parameter values, the user must consistently use the same parameter reference—MCLK or X1. **BIPOLAR LSI DIVISION** System determinants for the instruction cycle time are: - Propagation delays within the 8X300 - Access time of Program Storage - Enable time of the I/O port Normally, the instruction cycle time is constrained by one or more of the following conditions: Condition 1—Instruction or MCLK to LB/RB (input phase) plus I/O port access time (TIO) ≤ IV data setup time (Figure 4a). Condition 2—Program storage access time (TACC) plus instruction to LB/RB (input phase) plus I/O port access time (TIO) plus IV data (input phase) to address ≤ instruction time (Figure 4b). Condition 3—Program storage access time plus instruction to address ≤ instruction cycle time (Figure 4c). Figure 4. Constraints of 8X300 Instruction Cycle Time From condition #1 and with an instruction cycle time of 250 ns, the I/O port access time (TIO) can be calculated as follows: substituting, TIO $$\leq$$ 55ns - 25ns result. TIO $$\leq$$ 30 ns Using 30 ns for TIO, the constraint imposed by condition #1 can also be used to calculate the minimum cycle time: thus, $$25ns + 30ns \le T_{1Q} + T_{2Q} - 70$$ $25 \text{ns} + 30 \text{ns} \leq \frac{1}{2}$ cycle - 70 therefore, the worst-case instruction cycle time is 250 ns. With subject worst-case instruction cycle time is 250 ns. With subject parameters referenced to X1, the same calculations are valid: TIBS + TIO + TIDS $$\leq \frac{1}{2}$$ cycle thus, $70\text{ns} + 30\text{ns} + 25\text{ns} \leq \frac{1}{2}$ cycle therefore, the worst-case instruction cycle time is again 250 ns. From condition #2 and with an instruction cycle time of 250 ns, the program storage access time can be calculated: $$TACC + TIIBS + TIO + TIVA \le 250ns$$ transposing, TACC $$\leq$$ 250ns - TIIBS - TIO -TIVA substituting, TACC $$\leq$$ 250ns $-$ 35ns $-$ 30ns $-$ 105ns thus, TACC $\leq$ 80ns hence, for an instruction cycle time of 250 ns, a program storage access time of 80 ns is implied. The constraint imposed by condition #3 can be used to verify the maximum program storage access time: thus, TACC $$\leq$$ 250ns - 170ns and, TACC $\leq$ 80ns, confirming that a program storage access time of 80 ns is satisfactory. For an instruction cycle time of 250 ns and a program storage access time of 80 ns (Condition #2/Figure 4b), the instruction should be valid 10 ns before the falling edge of MCLK. This relationship can be derived by the following equation: It is important to note that, during the input phase, the beginning of a valid LB/RB signal is determined by either the instruction to $\overline{LB}/\overline{RB}$ delay (TIIBS) or the delay from the falling edge of MCLK to LB/RB (TMIBS). Assuming the instruction is valid 10 ns before the falling edge of MCLK and adding the instruction-to-LB/RB delay (TIIBS) = 30ns), the LB/RB signal will be valid 25 ns after the falling edge of MCLK. With a fast program storage memory and with a valid instruction more than 10 ns before the falling edge of MCLK—the LB/RB signal will, due to the TMIBS delay, still be valid 25 ns after the falling edge of MCLK. Using a worstcase instruction cycle time of 250 ns, the user cannot gain a speed advantage by selecting a memory with faster access time. Under the same conditions, a speed advantage cannot be obtained by using an I/O port with fast access time (TIO) because the address bus will be stable 80 ns (TAS) after the beginning of the third quarter cycle-no matter how early the IV data input is valid. ### **Internal Timing and Timing Relationships** All timing and timing-control signals of the 8X300 are generated by the oscillator and sequencer shown in Figure 5. The sequencer outputs direct and control all of the timing parameters specified in the TIMING DIAGRAM. Observe that each input quarter cycle bears a fixed relationship to X1 via the propagation delay. General and interactive timing relationships pertaining to I/O signals of the 8X300 are shown in Figure 6. Example—in the input phase, the switching point of the $\overline{LB}/\overline{RB}$ signal is caused by the worst-case delay from the instruction to $\overline{LB}/\overline{RB}$ or from the beginning of the first internal quarter cycle to $\overline{LB}/\overline{RB}$ ; the two arrows pointing to the $\overline{LB}/\overline{RB}$ transition indicate this "either/or" dependency. This information coupled with tabular values and the TIMING DIAGRAM provides the user with the wherewithal to calculate any and all system timing parameters. ### **CLOCK CONSIDERATIONS** The on-chip oscillator and timing-generation circuits of the 8X300 can be controlled by any one of the following methods: Capacitor: if timing is not critical Crystal: if precise timing is required External Drive: if application requires that the 8X300 be synchronized with system clock Capacitor Timing: A non-polarized ceramic or mica capacitor with a working voltage equal to or greater than 25-volts is recommended. The lead lengths of capacitor should be approximately the same and as short as possible; also, the Figure 5. Timing and Timing Control Signals of the 8X300 timing circuits should not be in close proximity to external sources of noise. For various capacitor $(C_X)$ values, the cycle time can be approximated as: | C <sub>X</sub> (in pF) | APPROXIMATE CYCLE TIME | |------------------------|------------------------| | 100 | 300 ns | | 200 | 500 ns | | 500 | 1.1 μs | | 1000 | 2.0 μs | Figure 6. Timing Relationships of 8X300 I/O Signals **BIPOLAR LSI DIVISION** Crystal Timing: When a crystal is used, the on-chip oscillator operates at the resonant frequency ( $f_0$ ) of the crystal; the series-resonant quartz crystal connects to the 8X300 via pins 10 (X1) and 11 (X2). The lead lengths of the crystal should be approximately equal and as short as possible; also, the timing circuits should not be in close proximity to external sources of noise. The crystal should be hermetically sealed (HC type can) and have the following electrical characteristics: Type: Fundamental mode, series resonant Impedance at Fundamental: 35-ohms maximum Impedance at Harmonics and Spurs: 50-ohms minimum Figure 7. Clocking with a Pulse Generator The resonant frequency ( $f_O$ ) of the crystal is related to the desired cycle time (T) by the equation $f_O = 2/T$ ; for a cycle time of 250 ns, $f_O = 8MHz$ . Using an External Clock: The 8X300 can be synchronized with an external clock by simply connecting appropriate drive circuits to the X1/X2 inputs. Figure 7 shows how the on-chip oscillator can be driven from the complementary outputs of a pulse generator. In applications where the microcontroller must be driven from a master clock, the X1/X2 lines can be interfaced to TTL logic as shown in Figure 8. Figure 8. Clocking with TTL ### **RESET Logic** The RESET line (pin 43) can be driven from a high (inactive) state to a low (active) state at any time with respect to the system clock, that is, the reset function is asynchronous. To ensure proper operation, the RESET line should be held low (active) for one full instruction time. When the line is driven from a high state to an active-low state, several events occur—the precise instant of occurrence is basically a function of the propagation delay for that particular event. As shown in the acompanying RESET timing diagram, these events are: - The Program Counter and Address Register are set to an all-zero configuration and remain in that state as long as the RESET line is low. Other than PC and AR, reset does not affect other internal registers. - The input/output (IV) bus goes three-state and remains in that mode as long as the RESET line is low. - The Select Command and Write Command signals are driven low and remain inactive as long as the RESET line is low. - The Left Bank/Right Bank signals are undefined for the period in which the RESET line is low. During the time RESET is active-low, MCLK is inhibited; moreover, if the RESET line is driven low during the last two quarter cycles, MCLK can be shortened for that particular machine cycle. When RESET line is driven high (inactive)—one-quarter to one full instruction cycle later—MCLK appears just before normal operation is resumed. The RESET/MCLK relationship is clearly shown by "B" in the timing diagram. As long as the RESET line is active-low, the HALT signal (described next) is not sampled by internal logic of the 8X300. ### **HALT Logic** The HALT signal is sampled via internal chip logic at the end of the first internal quarter of each instruction cycle. If, when sampled, the HALT signal is active-low, a halt is immediately executed and the current instruction cycle is terminated; however, the halt cycle does not inhibit MCLK nor does it affect any internal registers of the 8X300. As long as the HALT line is active-low, the SC and WC lines are low (inactive) and the input/output (IV) bus remains in the three-state mode of operation. The halt cycle continues until, when again sampled, the HALT line is found to be high; at this time, normal operation is resumed. Timing for the halt signal is shown in the accompanying diagram. ### **RESET TIMING DIAGRAM** ### **HALT TIMING DIAGRAM** ### **VOLTAGE REGULATOR** All internal logic of the 8X300 is powered by an on-chip voltage regulator that requires an external series-pass transistor. Electrical specifications for the off-chip power transistor and a typical hook-up are shown in the accompanying diagram. To minimize lead inductance, the transistor should be as close as possible to the 8X300 package and the emitter should be ac-grounded via a 0.1-microfarad ceramic capacitor. · a subsidiary of U.S. Philips Corporation Signetics Corporation 811 East Arques Avenue P.O. Box 409 Sunnyvale, California 94086 Telephone 408/739-7700